From d9799dea89ea1da5bbc0c9146a2e1ae5e54bd742 Mon Sep 17 00:00:00 2001 From: John Crispin Date: Sat, 9 Apr 2016 10:26:41 +0000 Subject: ar71xx: add support for Compex WPJ342 OpenWrt can be flashed with following uboot commands: tftpboot 0x80500000 openwrt-ar71xx-generic-wpj342-16M-squashfs-sysupgrade.bin erase 0x9f030000 +$filesize cp.b $fileaddr 0x9f030000 $filesize Signed-off-by: Christian Mehlis SVN-Revision: 49157 --- .../ar71xx/files/arch/mips/ath79/Kconfig.openwrt | 10 ++ target/linux/ar71xx/files/arch/mips/ath79/Makefile | 1 + .../ar71xx/files/arch/mips/ath79/mach-wpj342.c | 178 +++++++++++++++++++++ .../linux/ar71xx/files/arch/mips/ath79/machtypes.h | 1 + 4 files changed, 190 insertions(+) create mode 100644 target/linux/ar71xx/files/arch/mips/ath79/mach-wpj342.c (limited to 'target/linux/ar71xx/files') diff --git a/target/linux/ar71xx/files/arch/mips/ath79/Kconfig.openwrt b/target/linux/ar71xx/files/arch/mips/ath79/Kconfig.openwrt index 1d6c4d6..a884f35 100644 --- a/target/linux/ar71xx/files/arch/mips/ath79/Kconfig.openwrt +++ b/target/linux/ar71xx/files/arch/mips/ath79/Kconfig.openwrt @@ -346,6 +346,16 @@ config ATH79_MACH_WPE72 select ATH79_DEV_USB select MYLOADER +config ATH79_MACH_WPJ342 + bool "Compex WPJ342 board support" + select SOC_AS934X + select ATH79_DEV_ETH + select ATH79_DEV_GPIO_BUTTONS + select ATH79_DEV_LEDS_GPIO + select ATH79_DEV_M25P80 + select ATH79_DEV_USB + select ATH79_DEV_WMAC + config ATH79_MACH_WPJ344 bool "Compex WPJ344 board support" select SOC_AS934X diff --git a/target/linux/ar71xx/files/arch/mips/ath79/Makefile b/target/linux/ar71xx/files/arch/mips/ath79/Makefile index 75f1670..59cc507 100644 --- a/target/linux/ar71xx/files/arch/mips/ath79/Makefile +++ b/target/linux/ar71xx/files/arch/mips/ath79/Makefile @@ -185,6 +185,7 @@ obj-$(CONFIG_ATH79_MACH_WNR2000_V4) += mach-wnr2000-v4.o obj-$(CONFIG_ATH79_MACH_WNR2200) += mach-wnr2200.o obj-$(CONFIG_ATH79_MACH_WP543) += mach-wp543.o obj-$(CONFIG_ATH79_MACH_WPE72) += mach-wpe72.o +obj-$(CONFIG_ATH79_MACH_WPJ342) += mach-wpj342.o obj-$(CONFIG_ATH79_MACH_WPJ344) += mach-wpj344.o obj-$(CONFIG_ATH79_MACH_WPJ531) += mach-wpj531.o obj-$(CONFIG_ATH79_MACH_WPJ558) += mach-wpj558.o diff --git a/target/linux/ar71xx/files/arch/mips/ath79/mach-wpj342.c b/target/linux/ar71xx/files/arch/mips/ath79/mach-wpj342.c new file mode 100644 index 0000000..8cc1e70 --- /dev/null +++ b/target/linux/ar71xx/files/arch/mips/ath79/mach-wpj342.c @@ -0,0 +1,178 @@ +/* + * Compex WPJ342 board support + * + * Copyright (c) 2011 Qualcomm Atheros + * Copyright (c) 2011-2012 Gabor Juhos + * + * Permission to use, copy, modify, and/or distribute this software for any + * purpose with or without fee is hereby granted, provided that the above + * copyright notice and this permission notice appear in all copies. + * + * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES + * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF + * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR + * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES + * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN + * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF + * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. + * + */ + +#include +#include +#include +#include +#include +#include +#include + +#include + +#include "pci.h" +#include "common.h" +#include "dev-ap9x-pci.h" +#include "dev-eth.h" +#include "dev-gpio-buttons.h" +#include "dev-leds-gpio.h" +#include "dev-m25p80.h" +#include "dev-nfc.h" +#include "dev-spi.h" +#include "dev-usb.h" +#include "dev-wmac.h" +#include "machtypes.h" + +#define WPJ342_GPIO_LED_STATUS 11 +#define WPJ342_GPIO_LED_SIG1 14 +#define WPJ342_GPIO_LED_SIG2 13 +#define WPJ342_GPIO_LED_SIG3 12 +#define WPJ342_GPIO_LED_SIG4 11 +#define WPJ342_GPIO_BUZZER 15 + +#define WPJ342_GPIO_BTN_RESET 17 + +#define WPJ342_KEYS_POLL_INTERVAL 20 /* msecs */ +#define WPJ342_KEYS_DEBOUNCE_INTERVAL (3 * WPJ342_KEYS_POLL_INTERVAL) + +#define WPJ342_MAC0_OFFSET 0x10 +#define WPJ342_MAC1_OFFSET 0x18 +#define WPJ342_WMAC_CALDATA_OFFSET 0x1000 +#define WPJ342_PCIE_CALDATA_OFFSET 0x5000 + +#define WPJ342_ART_SIZE 0x8000 + +static struct gpio_led wpj342_leds_gpio[] __initdata = { + { + .name = "wpj342:red:sig1", + .gpio = WPJ342_GPIO_LED_SIG1, + .active_low = 1, + }, + { + .name = "wpj342:yellow:sig2", + .gpio = WPJ342_GPIO_LED_SIG2, + .active_low = 1, + }, + { + .name = "wpj342:green:sig3", + .gpio = WPJ342_GPIO_LED_SIG3, + .active_low = 1, + }, + { + .name = "wpj342:green:sig4", + .gpio = WPJ342_GPIO_LED_SIG4, + .active_low = 1, + }, + { + .name = "wpj342:buzzer", + .gpio = WPJ342_GPIO_BUZZER, + .active_low = 0, + } +}; + +static struct gpio_keys_button wpj342_gpio_keys[] __initdata = { + { + .desc = "reset", + .type = EV_KEY, + .code = KEY_RESTART, + .debounce_interval = WPJ342_KEYS_DEBOUNCE_INTERVAL, + .gpio = WPJ342_GPIO_BTN_RESET, + .active_low = 1, + }, +}; + +static struct ar8327_pad_cfg wpj342_ar8327_pad0_cfg = { + .mode = AR8327_PAD_MAC_RGMII, + .txclk_delay_en = true, + .rxclk_delay_en = true, + .txclk_delay_sel = AR8327_CLK_DELAY_SEL1, + .rxclk_delay_sel = AR8327_CLK_DELAY_SEL2, +}; + +static struct ar8327_led_cfg wpj342_ar8327_led_cfg = { + .led_ctrl0 = 0x00000000, + .led_ctrl1 = 0xc737c737, + .led_ctrl2 = 0x00000000, + .led_ctrl3 = 0x00c30c00, + .open_drain = true, +}; + +static struct ar8327_platform_data wpj342_ar8327_data = { + .pad0_cfg = &wpj342_ar8327_pad0_cfg, + .port0_cfg = { + .force_link = 1, + .speed = AR8327_PORT_SPEED_1000, + .duplex = 1, + .txpause = 1, + .rxpause = 1, + }, + .led_cfg = &wpj342_ar8327_led_cfg, +}; + +static struct mdio_board_info wpj342_mdio0_info[] = { + { + .bus_id = "ag71xx-mdio.0", + .phy_addr = 0, + .platform_data = &wpj342_ar8327_data, + }, +}; + + +static void __init wpj342_setup(void) +{ + u8 *art = (u8 *) KSEG1ADDR(0x1fff0000); + u8 *mac = (u8 *) KSEG1ADDR(0x1f02e000); + + ath79_register_m25p80(NULL); + ath79_register_leds_gpio(-1, ARRAY_SIZE(wpj342_leds_gpio), + wpj342_leds_gpio); + + ath79_register_gpio_keys_polled(-1, WPJ342_KEYS_POLL_INTERVAL, + ARRAY_SIZE(wpj342_gpio_keys), + wpj342_gpio_keys); + + ath79_register_usb(); + + ath79_register_wmac(art + WPJ342_WMAC_CALDATA_OFFSET, NULL); + + ath79_register_pci(); + + mdiobus_register_board_info(wpj342_mdio0_info, + ARRAY_SIZE(wpj342_mdio0_info)); + + ath79_register_mdio(1, 0x0); + ath79_register_mdio(0, 0x0); + + ath79_init_mac(ath79_eth0_data.mac_addr, mac + WPJ342_MAC0_OFFSET, 0); + ath79_init_mac(ath79_eth1_data.mac_addr, mac + WPJ342_MAC1_OFFSET, 0); + + ath79_setup_ar934x_eth_cfg(AR934X_ETH_CFG_MII_GMAC0); + + /* GMAC0 is connected to an AR8236 switch */ + ath79_eth0_data.phy_if_mode = PHY_INTERFACE_MODE_MII; + ath79_eth0_data.phy_mask = BIT(0); + ath79_eth0_data.mii_bus_dev = &ath79_mdio0_device.dev; + ath79_eth0_pll_data.pll_1000 = 0x06000000; + + ath79_register_eth(0); +} + +MIPS_MACHINE(ATH79_MACH_WPJ342, "WPJ342", "Compex WPJ342", wpj342_setup); diff --git a/target/linux/ar71xx/files/arch/mips/ath79/machtypes.h b/target/linux/ar71xx/files/arch/mips/ath79/machtypes.h index bcc13ec..15e3264 100644 --- a/target/linux/ar71xx/files/arch/mips/ath79/machtypes.h +++ b/target/linux/ar71xx/files/arch/mips/ath79/machtypes.h @@ -239,6 +239,7 @@ enum ath79_mach_type { ATH79_MACH_WPN824N, /* NETGEAR WPN824N */ ATH79_MACH_WP543, /* Compex WP543 */ ATH79_MACH_WPE72, /* Compex WPE72 */ + ATH79_MACH_WPJ342, /* Compex WPJ342 */ ATH79_MACH_WPJ344, /* Compex WPJ344 */ ATH79_MACH_WPJ531, /* Compex WPJ531 */ ATH79_MACH_WPJ558, /* Compex WPJ558 */ -- cgit v1.1